Part Number Hot Search : 
DTC123TP S30N60 TSS40U 5945B SP6642 PZT2222 C1040M 120N0
Product Description
Full Text Search
 

To Download 74F543 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
 74F543
Octal latched transceiver with dual enable; 3-state
Rev. 04 -- 26 January 2010 Product data sheet
1. General description
The 74F543 octal latched transceiver contains two sets of D-type latches for temporary storage of data flowing in either direction. Separate latch enable (LEAB, LEBA) and output enable (OEAB, OEBA) inputs are provided for each register to permit independent control of data transfer in either direction. The A outputs are guaranteed to sink 24 mA while the B outputs are rated for 64 mA.
2. Features
I I I I I I I Combines 74F245 and 74F373 type functions in one device 8-bit octal transceiver with D-type latch Back-to-back registers for storage Separate controls for data flow in each direction A output capability: +20 mA to -3 mA B output capability: +64 mA to -15 mA 3-state outputs for bus-oriented applications
3. Ordering information
Table 1. Ordering information Package Temperature range Name N74F543D N74F543DB 0 C to +70 C 0 C to +70 C SO24 SSOP24 Description plastic small outline package; 24 leads; body width 7.5 mm plastic shrink small outline package; 24 leads; body width 5.3 mm Version SOT137-1 SOT340-1 Type number
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
4. Functional diagram
2 23 1 13 11 14 3 4 5 6 7 8 9 10
001aae901
1EN3 (BA) G1 1C5 2EN4 (AB) G2 2C6 22 21 20 19 18 17 16 15
3
4
5
6
7
8
9
10
11 23 14 1
A0 A1 A2 A3 A4 A5 A6 A7 EAB EBA LEAB LEBA B0 B1 B2 B3 B4 B5 B6 B7 22 21 20 19 18 17 16 15
001aae900
OEAB OEBA
13 2
3 6D
5D 2
Fig 1.
Logic symbol
Fig 2.
IEC logic symbol
OEBA
2 13 OEAB
EBA LEBA
23 1 11 14
EAB LEAB
DETAIL A D LE A0 3 Q D LE Q
22
B0
4 A1 5 A2 6 A3 7 A4 8 A5 9 A6 10 A7
DETAIL A x 7
21 20 19 18 17 16 15
001aae902
B1 B2 B3 B4 B5 B6 B7
Fig 3.
Logic diagram
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
2 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
5. Pinning information
5.1 Pinning
74F543
LEBA OEBA A0 A1 A2 A3 A4 A5 A6 1 2 3 4 5 6 7 8 9 24 VCC 23 EBA 22 B0 21 B1 20 B2 19 B3 18 B4 17 B5 16 B6 15 B7 14 LEAB 13 OEAB
001aal173
A7 10 EAB 11 GND 12
Fig 4.
Pin configuration
5.2 Pin description
Table 2. Symbol LEBA OEBA A0 to A7 EAB GND OEAB LEAB B0 to B7 EBA VCC
[1]
Pin description Pin 1 2 Description B-to-A latch enable input (active LOW) B-to-A output enable input (active LOW) Unit load HIGH/LOW 1.0/1.0 1.0/1.0 inputs 3.5/1.0; outputs 150/40 1.0/2.0 1.0/1.0 1.0/1.0 Load value[1] HIGH/LOW 20 A/0.6 mA 20 A/0.6 mA inputs 70 A/0.6 mA; outputs 3.0 mA/24 mA 20 A/1.2 mA 20 A/0.6 mA 20 A/0.6 mA
3, 4, 5, 6, 7, 8, 9, data input or output 10 11 12 13 14 22, 21, 20, 19, 18, 17, 16, 15 23 24 A-to-B enable input (active LOW) ground (0 V) A-to-B output enable input (active LOW) A-to-B latch enable input (active LOW) data input or output B-to-A enable input (active LOW) positive supply voltage
inputs 3.5/1.0; inputs 70 A/0.6 mA; outputs 750/106.7 outputs 15 mA/64 mA 1.0/2.0 20 A/1.2 mA
One FAST Unit Load (UL) is defined as 20 A in HIGH state, 0.6 A in LOW state.
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
3 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
6. Functional description
6.1 Function table
Table 3. Input OEXX H X L L L L
[1]
Function selection[1] Output EXX X H L L L LEXX X X L L H An or Bn X X h l h l H L X Bn or An Z Z Z Z H L H L NC hold transparent latch + display disabled + latch disabled Status
H = HIGH voltage level; h = HIGH voltage level one set-up time prior to the LOW-to-HIGH clock transition of LEXX or EXX (XX = AB or BA); L = LOW voltage level; l = LOW voltage level one set-up time prior to the LOW-to-HIGH clock transition of LEXX or EXX (XX = AB or BA); = LOW-to-HIGH clock transition of LEXX or EXX (XX = AB or BA); NC = no change; X = don't care; Z = high-impedance OFF-state.
6.2 Description
The 74F543 contains two sets of eight D-type latches, with separate control pins for each set. Using data flow from A-to-B as an example, when the A-to-B enable (EAB) input, the A-to-B latch enable (LEAB) input and the A-to-B output latch enable (OEAB) are all LOW, the A-to-B path is transparent. A subsequent LOW-to-HIGH transition of the LEAB signal puts the A data into the latches where it is stored and the B outputs no longer change with the A inputs. With EAB and OEAB both LOW, the 3-state B output buffers are active and display the data present at the outputs of the A latches. Control of data flow from B-to-A is similar, but using the EBA, LEBA, and OEBA inputs.
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
4 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
7. Limiting values
Table 4. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Symbol VCC VI VO IIK IO Parameter supply voltage input voltage output voltage input clamping current output current output in HIGH-state VI < 0 V output in LOW-state pins A0 to A7 pins B0 to B7 Tamb Tstg
[1] [2]
[1] [1]
Conditions
Min -0.5 -0.5 -0.5 -30 [2]
Max +7.0 +7.0 +5.5 +5 48 128 70 +150
Unit V V V mA mA mA C C
ambient temperature storage temperature
in free air
0 -65
The input and output voltage ratings may be exceeded if the input and output current ratings are observed. The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 C.
8. Recommended operating conditions
Table 5. Symbol VCC VIH VIL IIK IOH IOL Recommended operating conditions Parameter supply voltage HIGH-level input voltage LOW-level input voltage input clamping current HIGH-level output current LOW-level output current pins A0 to A7 pins B0 to B7 pins A0 to A7 pins B0 to B7 Conditions Min 4.5 2.0 -3 -15 Typ 5.0 Max 5.5 0.8 -18 24 64 Unit V V V mA mA mA mA mA
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
5 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
9. Static characteristics
Table 6. Static characteristics Conditions Min VIK VOH input clamping voltage HIGH-level output voltage VCC = 4.5 V; IIK = -18 mA VCC = 4.5 V; VIL = 0.8 V; VIH = 2.0 V pins A0 to A7; IOH = -3 mA VCC = 10 % VCC = 5 % pins B0 to B7; IOH = -15 mA VCC = 10 % VCC = 5 % VOL LOW-level output voltage VCC = 4.5 V; VIL = 0.8 V; VIH = 2.0 V pins A0 to A7; IOL = 24 mA VCC = 10 % VCC = 5 % pins B0 to B7; IOL = 64 mA VCC = 10 % VCC = 5 % II input leakage current VCC = 5.5 V pins OEAB, OEBA, EAB; VI = 7.0 V other pins; VI = 5.5 V IIH IIL HIGH-level input current VCC = 5.5 V; VI = 2.7 V LOW-level input current VCC = 5.5 V; VI = 0.5 V pins EAB, EBA other pins IOZ OFF-state output current VCC = 5.5 V VO = 2.7 V; VI = 2.0 V VO = 0.5 V; VI = 0.8 V IO output current VCC = 5.5 V pins A0 to A7 pins B0 to B7 ICC supply current VCC = 5.5 V outputs HIGH-state outputs LOW-state outputs OFF-state
[1] [2] All typical values are measured at VCC = 5 V. Not more than one output should be tested at a time, and the duration of the test should not exceed one second.
[2]
Symbol Parameter
25 C Typ[1] -0.73 Max -1.2
0 C to 70 C Unit Min -1.2 Max V
-
3.4 -
-
2.4 2.7 2.0 2.0
-
V V V V
-
0.35 0.35 0.42 -60 -100 70 95 95
-
-
0.5 0.5 0.55 0.55 100 1 20 -1.2 -0.6 70
V V V V A mA A mA mA A
-600 A -150 mA -225 mA 105 135 135 mA mA mA
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
6 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
10. Dynamic characteristics
Table 7. Dynamic characteristics GND = 0 V; for test circuit, see Figure 10. Symbol Parameter Conditions 25 C; VCC = 5.0 V Min tPLH LOW to HIGH propagation delay An to Bn; see Figure 5 Bn to An; see Figure 5 LEBA to An; see Figure 6 LEAB to Bn; see Figure 6 tPHL HIGH to LOW propagation delay An to Bn; see Figure 5 Bn to An; see Figure 5 LEBA to An; see Figure 6 LEAB to Bn; see Figure 6 tPZH tPZL tPHZ tPLZ tsu(H) tsu(L) th(H) th(L) tWL OFF-state to HIGH propagation delay OFF-state to LOW propagation delay HIGH to OFF-state propagation delay LOW to OFF-state propagation delay set-up time HIGH set-up time LOW hold time HIGH hold time LOW pulse width LOW OEBA to An, OEAB to Bn; see Figure 7 EBA to An, EAB to Bn; see Figure 7 OEBA to An, OEAB to Bn; see Figure 8 EBA to An, EAB to Bn; see Figure 8 OEBA to An, OEAB to Bn; see Figure 7 EBA to An, EAB to Bn; see Figure 7 OEBA to An, OEAB to Bn; see Figure 8 EBA to An, EAB to Bn; see Figure 8 An to LEAB, Bn to LEBA; see Figure 9 An to EAB, Bn to EBA; see Figure 9 An to LEAB, Bn to LEBA; see Figure 9 An to EAB, Bn to EBA; see Figure 9 An to LEAB, Bn to LEBA; see Figure 9 An to EAB, Bn to EBA; see Figure 9 An to LEAB, Bn to LEBA; see Figure 9 An to EAB, Bn to EBA; see Figure 9 latch enable; see Figure 9 3.5 2.5 5.0 6.0 3.0 2.5 4.0 4.5 2.0 4.5 3.5 5.0 1.0 2.5 1.5 4.5 0.0 1.0 2.5 2.5 0.0 0.0 1.5 1.5 4.0 Typ 5.5 4.0 7.0 8.5 5.0 4.5 6.0 6.5 4.0 7.0 5.0 7.0 3.0 5.0 4.0 7.0 Max 8.5 7.0 10.0 11.5 8.0 7.5 9.0 9.5 7.5 10.5 8.5 10.5 6.5 8.5 7.5 11.0 0 C to 70 C; Unit VCC = 5.0 V 0.5 V Min 3.0 2.5 4.5 5.5 2.5 2.5 4.0 4.0 1.5 4.0 3.0 4.5 1.0 2.0 1.0 3.0 0.0 1.5 3.0 3.0 0.0 0.0 2.0 2.0 4.5 Max 9.0 7.5 11.0 12.5 8.5 8.0 9.5 10.0 8.0 11.5 9.0 11.0 7.5 9.5 8.5 12.0 ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns ns
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
7 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
11. Waveforms
VI An or Bn GND
VM
VM
tPLH
VOH Bn or An VOL
tPHL
VM
VM
001aae904
VM = 1.5 V VOL and VOH are typical voltage output levels that occur with the output load.
Fig 5.
Propagation delay input (An, Bn) to output (Bn, An)
VI LEBA, LEAB GND tPLH
VOH VM VM
tPHL
An, Bn
VOL
VM
VM
001aac761
VM = 1.5 V VOL and VOH are typical voltage output levels that occur with the output load.
Fig 6.
Propagation delay latch enable (LEAB, LEBA) to output (An, Bn)
VI
OEAB, OEBA, EAB, EBA
VM
VM
GND tPZH VOH
An, Bn
tPHZ
VOH - 0.3 V
VM
GND
001aae907
VM = 1.5 V VOH is a typical voltage output level that occurs with the output load.
Fig 7.
Propagation delay 3-state output enable to HIGH-level and output disable from HIGH-level
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
8 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
VI OEAB, OEBA, EAB, EBA GND VM VM
tPZL 3.5 V An, Bn VOL VM
tPLZ
VOL + 0.3 V
001aae906
VM = 1.5 V VOL is a typical voltage output level that occurs with the output load.
Fig 8.
Propagation delay 3-state output enable to LOW-level and output disable from LOW-level
VI
An, Bn
VM tsu(H)
VM th(H)
VM tsu(L) tWL
VM th(L)
GND
VI
LEAB, LEBA, EAB, EBA GND
VM
VM
001aae905
VM = 1.5 V The shaded areas indicate when the input is permitted to change for predictable output performance.
Fig 9.
Data set-up and hold times and latch enable pulse width
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
9 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
VI negative pulse 0V
tW 90 % VM 10 % tf tr VM 10 % tr tf 90 % VM 10 % tW
001aai298
90 %
VEXT VCC VI VO DUT
RT CL RL RL
G
VI positive pulse 0V
90 % VM 10 %
mna616
a. Input pulse definition
Test data is given in Table 8. Definitions test circuit: RL = Load resistance. CL = Load capacitance including jig and probe capacitance.
b. Test circuit
RT = Termination resistance should be equal to output impedance Zo of the pulse generator. VEXT = External voltage for measuring switching times.
Fig 10. Load circuitry for switching times Table 8. Input VI 3.0 V fI 1 MHz tW 500 ns tr, tf 2.5 ns Test data Load CL 50 pF RL 500 VEXT tPHL, tPLH open tPZH, tPHZ open tPZL, tPLZ 7.0 V
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
10 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
12. Package outline
SO24: plastic small outline package; 24 leads; body width 7.5 mm SOT137-1
D
E
A X
c y HE vMA
Z 24 13
Q A2 A1 pin 1 index Lp L 1 e bp 12 wM detail X (A 3) A
0
5 scale
10 mm
DIMENSIONS (inch dimensions are derived from the original mm dimensions) UNIT mm inches A max. 2.65 0.1 A1 0.3 0.1 A2 2.45 2.25 A3 0.25 0.01 bp 0.49 0.36 c 0.32 0.23 D (1) 15.6 15.2 0.61 0.60 E (1) 7.6 7.4 0.30 0.29 e 1.27 0.05 HE 10.65 10.00 L 1.4 Lp 1.1 0.4 Q 1.1 1.0 0.043 0.039 v 0.25 0.01 w 0.25 0.01 y 0.1 Z
(1)
0.9 0.4
0.012 0.096 0.004 0.089
0.019 0.013 0.014 0.009
0.419 0.043 0.055 0.394 0.016
0.035 0.004 0.016
8 o 0
o
Note 1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included. OUTLINE VERSION SOT137-1 REFERENCES IEC 075E05 JEDEC MS-013 JEITA EUROPEAN PROJECTION
ISSUE DATE 99-12-27 03-02-19
Fig 11. Package outline SOT137-1 (SO24)
74F543_4 (c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
11 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
SSOP24: plastic shrink small outline package; 24 leads; body width 5.3 mm
SOT340-1
D
E
A X
c y HE vMA
Z 24 13
Q A2 pin 1 index A1 (A 3) Lp L 1 e bp 12 wM detail X A
0
2.5 scale
5 mm
DIMENSIONS (mm are the original dimensions) UNIT mm A max. 2 A1 0.21 0.05 A2 1.80 1.65 A3 0.25 bp 0.38 0.25 c 0.20 0.09 D (1) 8.4 8.0 E (1) 5.4 5.2 e 0.65 HE 7.9 7.6 L 1.25 Lp 1.03 0.63 Q 0.9 0.7 v 0.2 w 0.13 y 0.1 Z (1) 0.8 0.4 8 o 0
o
Note 1. Plastic or metal protrusions of 0.2 mm maximum per side are not included. OUTLINE VERSION SOT340-1 REFERENCES IEC JEDEC MO-150 JEITA EUROPEAN PROJECTION
ISSUE DATE 99-12-27 03-02-19
Fig 12. Package outline SOT340-1 (SSOP24)
74F543_4 (c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
12 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
13. Abbreviations
Table 9. Acronym BiCMOS DUT ESD HBM MM Abbreviations Description Bipolar Complementary Metal-Oxide Semiconductor Device Under Test ElectroStatic Discharge Human Body Model Machine Model
14. Revision history
Table 10. 74F543_4 Modifications: Revision history Release date 20100126 Data sheet status Product data sheet Change notice Supersedes 74F543_3 Document ID
* * *
The format of this data sheet has been redesigned to comply with the new identity guidelines of NXP Semiconductors. Legal texts have been adapted to the new company name where appropriate. DIP 24 (SOT222-1) package removed from Section 3 "Ordering information" and.Section 12 "Package outline" Product specification Product specification 74F543_544_2 -
74F543_3 74F543_544_2
20040722 19941205
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
13 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
15. Legal information
15.1 Data sheet status
Document status[1][2] Objective [short] data sheet Preliminary [short] data sheet Product [short] data sheet
[1] [2] [3]
Product status[3] Development Qualification Production
Definition This document contains data from the objective specification for product development. This document contains data from the preliminary specification. This document contains the product specification.
Please consult the most recently issued document before initiating or completing a design. The term `short data sheet' is explained in section "Definitions". The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.
15.2 Definitions
Draft -- The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet -- A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.
damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. Applications -- Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values -- Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale -- NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. No offer to sell or license -- Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Export control -- This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.
15.3 Disclaimers
General -- Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes -- NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use -- NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental
15.4 Trademarks
Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.
16. Contact information
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com
74F543_4
(c) NXP B.V. 2010. All rights reserved.
Product data sheet
Rev. 04 -- 26 January 2010
14 of 15
NXP Semiconductors
74F543
Octal latched transceiver with dual enable; 3-state
17. Contents
1 2 3 4 5 5.1 5.2 6 6.1 6.2 7 8 9 10 11 12 13 14 15 15.1 15.2 15.3 15.4 16 17 General description . . . . . . . . . . . . . . . . . . . . . . 1 Features . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 1 Ordering information . . . . . . . . . . . . . . . . . . . . . 1 Functional diagram . . . . . . . . . . . . . . . . . . . . . . 2 Pinning information . . . . . . . . . . . . . . . . . . . . . . 3 Pinning . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 3 Pin description . . . . . . . . . . . . . . . . . . . . . . . . . 3 Functional description . . . . . . . . . . . . . . . . . . . 4 Function table . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Description . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4 Limiting values. . . . . . . . . . . . . . . . . . . . . . . . . . 5 Recommended operating conditions. . . . . . . . 5 Static characteristics. . . . . . . . . . . . . . . . . . . . . 6 Dynamic characteristics . . . . . . . . . . . . . . . . . . 7 Waveforms . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 8 Package outline . . . . . . . . . . . . . . . . . . . . . . . . 11 Abbreviations . . . . . . . . . . . . . . . . . . . . . . . . . . 13 Revision history . . . . . . . . . . . . . . . . . . . . . . . . 13 Legal information. . . . . . . . . . . . . . . . . . . . . . . 14 Data sheet status . . . . . . . . . . . . . . . . . . . . . . 14 Definitions . . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Disclaimers . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Trademarks . . . . . . . . . . . . . . . . . . . . . . . . . . . 14 Contact information. . . . . . . . . . . . . . . . . . . . . 14 Contents . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 15
Please be aware that important notices concerning this document and the product(s) described herein, have been included in section `Legal information'.
(c) NXP B.V. 2010.
All rights reserved.
For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 26 January 2010 Document identifier: 74F543_4


▲Up To Search▲   

 
Price & Availability of 74F543

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X